The following text field will produce suggestions that follow it as you type.

Loading Inventory...

Coles

A Systolic Array Optimizing Compiler by Monica S Lam, Hardcover | Indigo Chapters

From Monica S Lam

Current price: $142.95
A Systolic Array Optimizing Compiler by Monica S Lam, Hardcover | Indigo Chapters
A Systolic Array Optimizing Compiler by Monica S Lam, Hardcover | Indigo Chapters

Coles

A Systolic Array Optimizing Compiler by Monica S Lam, Hardcover | Indigo Chapters

From Monica S Lam

Current price: $142.95
Loading Inventory...

Size: 0.77 x 9.6 x 1.12

Buy OnlineGet it at Coles
*Product information may vary - to confirm product availability, pricing, shipping and return information please contact Coles
This book is a revision of my Ph. D. thesis dissertation submitted to Carnegie Mellon University in 1987. It documents the research and results of the compiler technology developed for the Warp machine. Warp is a systolic array built out of custom, high-performance processors, each of which can execute up to 10 million floating-point operations per second (10 MFLOPS). Under the direction of H. T. Kung, the Warp machine matured from an academic, experimental prototype to a commercial product of General Electric. The Warp machine demonstrated that the scalable architecture of high-peiformance, programmable systolic arrays represents a practical, cost-effective solu­ tion to the present and future computation-intensive applications. The success of Warp led to the follow-on iWarp project, a joint project with Intel, to develop a single-chip 20 MFLOPS processor. The availability of the highly integrated iWarp processor will have a significant impact on parallel computing. One of the major challenges in the development of Warp was to build an optimizing compiler for the machine. First, the processors in the xx A Systolic Array Optimizing Compiler array cooperate at a fine granularity of parallelism, interaction between processors must be considered in the generation of code for individual processors. Second, the individual processors themselves derive their performance from a VLIW (Very Long Instruction Word) instruction set and a high degree of internal pipelining and parallelism. The compiler contains optimizations pertaining to the array level of parallelism, as well as optimizations for the individual VLIW processors. | A Systolic Array Optimizing Compiler by Monica S Lam, Hardcover | Indigo Chapters

More About Coles at Village Green Shopping Centre

Find everything in-store including new, used and children’s books, music, movies, games and toys. Visit Coles today to find the perfect gift, or a novel for yourself. COVID-19 UPDATE: Open | Regular Centre Hours

Powered by Adeptmind